

## **SPICE Device Model Si9430DY Vishay Siliconix**

## P-Channel 30-V (D-S) MOSFET

#### **CHARACTERISTICS**

- P-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### **DESCRIPTION**

The attached spice model describes the typical electrical characteristics of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to  $125^{\circ}\text{C}$ temperature ranges under the pulsed 0 to 5V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\text{gd}}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

#### SUBCIRCUIT MODEL SCHEMATIC



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.

Document Number: 70512 www.vishay.com 01-Jun-04

## **SPICE Device Model Si9430DY**

## Vishay Siliconix



| SPECIFICATIONS (T <sub>J</sub> = 25°C UNLESS OTHERWISE NOTED) |                     |                                                                                                                                                                                                              |         |      |
|---------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| Parameter                                                     | Symbol              | Test Conditions                                                                                                                                                                                              | Typical | Unit |
| Static                                                        |                     |                                                                                                                                                                                                              |         |      |
| Gate Threshold Voltage                                        | $V_{GS(th)}$        | $V_{DS} = V_{GS}, I_D = -250 \mu A$                                                                                                                                                                          | 2.2     | V    |
| On-State Drain Current <sup>a</sup>                           | L.                  | $V_{DS} = -5 \text{ V}, V_{GS} = -10 \text{ V}$                                                                                                                                                              | 117     | А    |
|                                                               | I <sub>D(on)</sub>  | $V_{DS} = -5 \text{ V}, V_{GS} = -4.5 \text{ V}$                                                                                                                                                             | 14      |      |
| Drain-Source On-State Resistance <sup>a</sup>                 |                     | $V_{GS} = -10 \text{ V}, I_D = -5.3 \text{ A}$                                                                                                                                                               | 0.033   | Ω    |
|                                                               | r <sub>DS(on)</sub> | $V_{GS} = -6 \text{ V}, I_{D} = -3.6 \text{ A}$                                                                                                                                                              | 0.042   |      |
|                                                               |                     | $V_{GS} = -4.5 \text{ V}, I_D = -2.0 \text{ A}$                                                                                                                                                              | 0.055   |      |
| Forward Transconductance <sup>a</sup>                         | g <sub>fs</sub>     | $V_{DS} = -15 \text{ V}, I_{D} = -5.3 \text{ A}$                                                                                                                                                             | 9.3     | S    |
| Diode Forward Voltage <sup>a</sup>                            | V <sub>SD</sub>     | $I_S = -2.4 \text{ A}, V_{GS} = 0 \text{ V}$                                                                                                                                                                 | -0.76   | V    |
| Dynamic <sup>b</sup>                                          |                     |                                                                                                                                                                                                              |         |      |
| Total Gate Charge <sup>b</sup>                                | Q <sub>g</sub>      | $V_{DS} = -10 \text{ V}, V_{GS} = -10 \text{ V}, I_{D} = -5.3 \text{ A}$                                                                                                                                     | 26.4    | nC   |
| Gate-Source Charge <sup>b</sup>                               | Q <sub>gs</sub>     |                                                                                                                                                                                                              | 4.5     |      |
| Gate-Drain Charge <sup>b</sup>                                | $Q_{gd}$            |                                                                                                                                                                                                              | 5.6     |      |
| Turn-On Delay Time <sup>b</sup>                               | $t_{d(on)}$         | $V_{DD} = -10 \text{ V}, \text{ R}_{L} = 10 \Omega$ $I_{D} \cong -1 \text{ A}, \text{ V}_{GEN} = -10 \text{ V}, \text{ R}_{G} = 6 \Omega$ $I_{F} = -2.4 \text{A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$ | 15      | ns   |
| Rise Time <sup>b</sup>                                        | t <sub>r</sub>      |                                                                                                                                                                                                              | 21      |      |
| Turn-Off Delay Time <sup>b</sup>                              | $t_{d(off)}$        |                                                                                                                                                                                                              | 35      |      |
| Fall Time <sup>b</sup>                                        | t <sub>f</sub>      |                                                                                                                                                                                                              | 45      |      |
| Source-Drain Reverse Recovery Time                            | t <sub>rr</sub>     |                                                                                                                                                                                                              | 66      |      |

www.vishay.com Document Number: 70512

a. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2%. b. Guaranteed by design, not subject to production testing.



# SPICE Device Model Si9430DY Vishay Siliconix

### COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)













Note: Dots and squares represent measured data